DocumentCode :
3417228
Title :
Processor evaluation in an embedded systems design environment
Author :
Gupta, V.K. ; Sharma, Purvesh ; Balakrishnan, M. ; Malik, Sharad
Author_Institution :
Dept. of Comput. Sci. & Eng., Indian Inst. of Technol., Delhi, India
fYear :
2000
fDate :
2000
Firstpage :
98
Lastpage :
103
Abstract :
In this paper we present a novel methodology for processor evaluation in an embedded systems design environment. This evaluation can help in either selecting a suitable processor core or in evaluating changes to an ASIP. The processor evaluation is carried out in two stages. First, an architecture independent stage in which processors are rejected based on key application parameters and secondary architecture dependent stage in which performance is estimated on selected processors. The contribution of our work includes identification of application parameters which can influence processor selection, a mechanism to capture widely varying processor architectures and an instruction constrained scheduler. Initial experimental results suggest the potential of this approach
Keywords :
application specific integrated circuits; embedded systems; high level synthesis; scheduling; ASIP; application parameters; architecture independent stage; embedded systems design environment; instruction constrained scheduler; processor architectures; processor core; processor evaluation; secondary architecture dependent stage; Application software; Application specific processors; Computer science; Cost accounting; Design engineering; Design methodology; Electrical capacitance tomography; Embedded system; Hardware; Nominations and elections;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2000. Thirteenth International Conference on
Conference_Location :
Calcutta
ISSN :
1063-9667
Print_ISBN :
0-7695-0487-6
Type :
conf
DOI :
10.1109/ICVD.2000.812591
Filename :
812591
Link To Document :
بازگشت