DocumentCode :
3417233
Title :
A 4-GHz low-power TDC-based all digital PLL having 9.6mW and 1.2ps rms jitter
Author :
Ja-Yol Lee ; Mi-Jeong Park ; Seong-Do Kim ; Moo-Yang Park ; Hyun-Kyu Yu
Author_Institution :
ETRI, Daejeon, South Korea
fYear :
2011
fDate :
24-25 Aug. 2011
Firstpage :
1
Lastpage :
2
Abstract :
This paper presents a 4-GHz ADPLL with low-power TDC using two low-rate retimed reference clocks (pCKR, nCKR) to measure the fractional phase error between the reference clock edge and DCO clock edge. The application of the retimed reference clocks enables TDC to avoid metastability of its sampling register as well as alleviate large dynamic power of its delay inverter chain. A mode-decision block is also proposed to generate suitable control signals for accomplishing seamless movement of DCO operation mode. The proposed ADPLL achieves - 95 dBc/Hz in-band phase noise and 1.2ps rms jitter, consuming 9.6mW.
Keywords :
jitter; low-power electronics; phase locked loops; phase noise; DCO clock edge; fractional phase error; frequency 4 GHz; in-band phase noise; low-power TDC-based all digital PLL; low-rate retimed reference clocks; mode-decision block; power 9.6 mW; reference clock edge; rms jitter; Clocks; Delay; Image edge detection; Jitter; Phase locked loops; Phase measurement; Phase noise; ADPLL; DCO; TDC; lock detector; phase noise;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Radio for Future Personal Terminals (IMWS-IRFPT), 2011 IEEE MTT-S International Microwave Workshop Series on
Conference_Location :
Daejeon
Print_ISBN :
978-1-4577-0961-6
Electronic_ISBN :
978-1-4577-0963-0
Type :
conf
DOI :
10.1109/IMWS2.2011.6027171
Filename :
6027171
Link To Document :
بازگشت