DocumentCode :
3417254
Title :
Cost effective approach to fine pitch BGAs
Author :
Miks, Jeff ; Daniels, Dwight
Author_Institution :
Motorola Inc., Chandler, AZ, USA
fYear :
1997
fDate :
2-4 Apr 1997
Firstpage :
154
Lastpage :
159
Abstract :
Ball Grid Array (BGA) technology is becoming the packaging technology of choice. BGA packaging technology offers superior electrical, thermal and size performance compared to other existing package technologies (e.g. QFPs, PLCCs, etc.). However, the biggest challenge affecting BGA technology is the overall cost of the package. At present, cost parity of the BGA to the QFP is above 200 I/O. The design methodology used to date has been cost effective for BGAs at or above 200 I/O but fails to be cost competitive below this pin count. Reducing package size is the single most influential factor in cost reduction. However, BGA size reduction introduces a number of limiting factors that are discussed. The limiting factors to be addressed are the substrate and manufacturing reducing the solderball pitch as well as explore the solderball pitch based upon current substrate design rules, and manufacturing solderball placements capabilities. Specifically, the performance of the finer pitch BGA package and its impact on cost reduction, are described
Keywords :
economics; fine-pitch technology; integrated circuit design; integrated circuit manufacture; integrated circuit packaging; soldering; cost; design methodology; fine pitch BGAs; package size; packaging technology; solderball pitch; substrate design rules; Costs; Design methodology; Electronics packaging; Microcomputers; Multichip modules; Pulp manufacturing; Routing; Standardization; Surface-mount technology; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multichip Modules, 1997., International Conference on
Conference_Location :
Denver, CO
Print_ISBN :
0-7803-3787-5
Type :
conf
DOI :
10.1109/ICMCM.1997.581165
Filename :
581165
Link To Document :
بازگشت