Title :
Heterogeneous 3D integration technology and new 3D LSIs
Author :
Koyanagi, Mitsumasa ; Kang-Wook Lee ; Fukushima, Tetsuya ; Tanaka, T.
Author_Institution :
New Ind. Creation Hatchery Center, Tohoku Univ., Sendai, Japan
fDate :
Oct. 29 2012-Nov. 1 2012
Abstract :
A new 3-D integration technology and heterogeneous integration technology called a super-chip integration is described. A number of known good dies (KGDs) with different sizes and different devices are simultaneously aligned and bonded onto lower chips or wafer by a chip self-assembly method using the surface tension of liquid in the super-chip integration. Possibilities for new system-on-a chip and heterogeneous LSIs by 3D super-chip integration such as 3D stacked multicore processor with self-test and self-repair function, GPU stacked 3D image sensor with extremely fast processing speed and 3D stacked reconfigurable processor with spin memory are discussed.
Keywords :
image sensors; integrated circuit bonding; large scale integration; microprocessor chips; self-assembly; surface tension; system-on-chip; three-dimensional integrated circuits; 3D LSI; 3D stacked multicore processor; 3D stacked reconfigurable processor; 3D super-chip integration; GPU stacked 3D image sensor; chip self-assembly method; fast processing speed; heterogeneous 3D integration technology; heterogeneous LSI; known good dies; self-repair function; self-test function; spin memory; surface tension; system-on-a chip; Bonding; Image sensors; Large scale integration; Multicore processing; Self-assembly; Silicon; Through-silicon vias;
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2012 IEEE 11th International Conference on
Conference_Location :
Xi´an
Print_ISBN :
978-1-4673-2474-8
DOI :
10.1109/ICSICT.2012.6467716