Title :
A programmable image processing system using FPGA
Author :
Chan, S.C. ; Ngai, H.O. ; Ho, K.L.
Author_Institution :
Dept. of Electron. Eng., City Polytech. of Hong Kong, Kowloon, Hong Kong
fDate :
30 May-2 Jun 1994
Abstract :
Real-time image processing usually requires enormous throughput rate and huge amount of operations. Parallel processing in form of specialized hardware or multiprocessing are therefore indispensable. This paper describes a flexible programmable image processing system using Field Programmable Gate Array (FPGA). The logic cell nature of current available FPGA is most suitable for performing real-time bit-level image processing operations using bit-level systolic concept. Here, we proposed a flexible architecture, PIPS, for the integration of these programmable hardware and digital signal processors (DSP) to handle bit-level as well as arithmetic operations found in many image processing applications. The versatility of the system is demonstrated for the implementation of a 1D median filter
Keywords :
Computer architecture; Digital signal processing; Digital signal processors; Field programmable gate arrays; Hardware; Image processing; Parallel processing; Programmable logic arrays; Systolic arrays; Throughput;
Conference_Titel :
Circuits and Systems, 1994. ISCAS '94., 1994 IEEE International Symposium on
Conference_Location :
London
Print_ISBN :
0-7803-1915-X
DOI :
10.1109/ISCAS.1994.408921