DocumentCode :
3418123
Title :
Fast error diagnosis for combinational verification
Author :
Gupta, Aarti ; Ashar, Pranav
fYear :
2000
fDate :
2000
Firstpage :
442
Lastpage :
448
Abstract :
We address the problem of localizing error sites in a combinational circuit that has been shown to be inequivalent to its specification. In the typical case, it is not possible to identify the error location exactly. We propose a novel diagnosis strategy of gradually increasing the level of detail in the analysis algorithm to ultimately derive a small list of potential error sites in a short time. Our techniques combine the use of simulation, BDDs, and SAT in a novel way to achieve the goal. A limitation of many previous approaches has been that they have been constrained to a specific error model. No such assumption is made in our work. We show through experimental results that these techniques are successful in that the final set of error sites derived is small, contains the actual error sites and is derived in a reasonable amount of time
Keywords :
binary decision diagrams; circuit simulation; combinational circuits; computability; error analysis; fault diagnosis; formal verification; logic CAD; BDD; Boolean satisfiability; SAT; analysis algorithm; combinational circuit; combinational verification; error location; fast error diagnosis; simulation; Automatic test pattern generation; Binary decision diagrams; Boolean functions; Circuits; Context modeling; Data structures; Electronic switching systems; Hardware; National electric code; Tellurium;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2000. Thirteenth International Conference on
Conference_Location :
Calcutta
ISSN :
1063-9667
Print_ISBN :
0-7695-0487-6
Type :
conf
DOI :
10.1109/ICVD.2000.812647
Filename :
812647
Link To Document :
بازگشت