• DocumentCode
    3418482
  • Title

    Performance analysis of systems with multi-channel communication architectures

  • Author

    Lahiri, Kanishka ; Raghunathan, Anand ; Dey, Sujit

  • Author_Institution
    Dept. of Electr. & Comput. Eng., California Univ., San Diego, La Jolla, CA, USA
  • fYear
    2000
  • fDate
    2000
  • Firstpage
    530
  • Lastpage
    537
  • Abstract
    This paper presents a novel system performance analysis technique to support the design of custom communication architectures for system-on-chip ICs. Our technique fills a gap in existing techniques for system-level performance analysis, which are either too slow to use in an iterative communication architecture design framework (e.g., simulation of the complete system), or are not accurate enough to drive the design of the communication architecture (e.g., techniques that perform a “static” analysis of the system performance). Our technique is based on a hybrid, trace-based performance analysis methodology where an initial co-simulation of the system is performed with the communication described in an abstract manner (e.g., as events or abstract data transfers). An abstract set of traces are extracted from the initial co-simulation that contain necessary and sufficient information about the computations and communications of the system components. The system designer then specifies a communication architecture by selecting a topology consisting of dedicated as well as shared communication channels (shared buses) interconnected by bridges, mapping the abstract communications to paths in the communication architecture, and finally customizing the protocol used for each channel. The traces extracted in the initial step are represented as a communication analysis graph (CAG), and an analysis of the CAG provides an estimate of the system performance, as well as various statistics about the components and their communication. Experimental results indicate that our performance analysis technique achieves accuracy comparable to complete system simulation (an average error of 1.91%), while being over two orders of magnitude faster
  • Keywords
    VLSI; circuit CAD; digital simulation; graph theory; integrated circuit design; iterative methods; multiuser channels; performance evaluation; protocols; telecommunication equipment; abstract communications; abstract data transfers; communication analysis graph; custom communication architectures; initial co-simulation; iterative communication architecture design framework; multi-channel communication architectures; protocol; shared communication channels; system performance analysis technique; system simulation; system-on-chip ICs; trace-based performance analysis methodology; Analytical models; Bridges; Communication channels; Computer architecture; Data mining; Performance analysis; Protocols; System performance; System-on-a-chip; Topology;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Design, 2000. Thirteenth International Conference on
  • Conference_Location
    Calcutta
  • ISSN
    1063-9667
  • Print_ISBN
    0-7695-0487-6
  • Type

    conf

  • DOI
    10.1109/ICVD.2000.812662
  • Filename
    812662