DocumentCode :
3418529
Title :
Cellular automata based deterministic test sequence generator for sequential circuits
Author :
Dasgupta, Prabir ; Chattopadhyay, Santanu ; Sengupta, Indranil
Author_Institution :
Dept. of Comput. Sci. & Eng., Indian Inst. of Technol., Kharagpur, India
fYear :
2000
fDate :
2000
Firstpage :
544
Lastpage :
549
Abstract :
Testing of sequential circuits requires that test patterns are applied in a specific sequence only. On-chip test pattern generators often suffer from the problem that they require incorporation of idle cycles between the test patterns. In this paper we present a scheme that can generate any given sequence of test patterns using a scheme based on cellular automata (CA) and some associated circuitry without any inserted idle cycles. This also results in up to 95% reduction in the memory requirement over the direct storage of the patterns. Moreover, regular, modular and cascadable structures of CA with local interconnections make the scheme ideally suited for VLSI implementation. The test application hardware has been specified in Verilog, simulated for functional correctness and synthesized using Synergy-the CAD tool from Cadence
Keywords :
VLSI; automatic test pattern generation; cellular automata; fault diagnosis; integrated circuit testing; logic testing; sequential circuits; CAD tool; Synergy; VLSI; Verilog; cascadable structures; cellular automata; deterministic test sequence generator; functional correctness; local interconnections; memory requirement; sequential circuits; test patterns; Automatic testing; Bismuth; Circuit testing; Sequential analysis; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2000. Thirteenth International Conference on
Conference_Location :
Calcutta
ISSN :
1063-9667
Print_ISBN :
0-7695-0487-6
Type :
conf
DOI :
10.1109/ICVD.2000.812664
Filename :
812664
Link To Document :
بازگشت