DocumentCode :
3418943
Title :
IP-block based integration of very high performance WLAN modem
Author :
Roivainen, Jussi ; Rautio, Jukka
Author_Institution :
VTT Electron., Oulu, Finland
fYear :
2004
fDate :
31 Aug.-3 Sept. 2004
Firstpage :
200
Lastpage :
207
Abstract :
In the IP-block based design the problems of integration work have not been discussed as thoroughly as IP-block development, system development or physical designing problems. The complexity of controlling is the major design challenge, especially in communication devices where the network sets parameters for control. In this paper, we present the FAR (Flexible, Adaptive, Reconfigurable) demonstrator integration for FPGA platform, the integration problems and lessons learned. The challenges in the integration work are identified, including complexity, interface style diversity and control requirements. The incremental integration approach was found effective strategy to manage and solve the challenges. Dividing the work is required to manage complexity but effective co-operation with designers is a necessity for preventing new artificial interfaces.
Keywords :
field programmable gate arrays; integrated circuit design; modems; wireless LAN; FAR demonstrator; FPGA platform; IP-block based design; WLAN modem; artificial interfaces; communication devices; control requirements; interface style diversity; Communication system control; Control systems; Field programmable gate arrays; Modems; Protocols; Silicon; System-on-a-chip; Tiles; Timing; Wireless LAN;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design, 2004. DSD 2004. Euromicro Symposium on
Print_ISBN :
0-7695-2203-3
Type :
conf
DOI :
10.1109/DSD.2004.1333278
Filename :
1333278
Link To Document :
بازگشت