DocumentCode :
3419208
Title :
Multi-pipeline implementations of real-time vector DFT
Author :
Petrovsky, Alexander A. ; Shkredov, Sergei L.
Author_Institution :
Dept. of Real Time Syst., Bialystok Tech. Univ., Poland
fYear :
2004
fDate :
31 Aug.-3 Sept. 2004
Firstpage :
326
Lastpage :
333
Abstract :
The article is devoted to creating a complete methodology for automatic synthesis of real-time FFT-processors at structural level under the given restrictions: speed of input data receipt, structure of the computing element, and the time of the butterfly operation execution. The suggested approach involves creating parallel-pipeline structures for fixed radix FFT and for modified split radix FFT algorithms. The structures employed in the design show good possibilities for scaling the degree of parallelization, thus changing the overall throughput of the system. They are particularly suited for implementing in programmable logic basis (FPGA).
Keywords :
digital arithmetic; discrete Fourier transforms; field programmable gate arrays; logic design; microprocessor chips; parallel architectures; pipeline processing; automatic synthesis; butterfly operation execution; computing element structure; field programmable gate arrays; fixed radix FFT algorithms; input data receipt; modified split radix FFT algorithms; parallel-pipeline structures; programmable logic basis; real-time FFT-processors; real-time vector DFT; Digital systems; Real time systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design, 2004. DSD 2004. Euromicro Symposium on
Print_ISBN :
0-7695-2203-3
Type :
conf
DOI :
10.1109/DSD.2004.1333293
Filename :
1333293
Link To Document :
بازگشت