DocumentCode :
3420001
Title :
Area efficient, low power and robust design for add-compare-select units
Author :
Akbari, Mohammad K. ; Jahanian, Ali ; Naderi, Mohsen ; Javadi, Bahman
Author_Institution :
Dept. of Comput. Eng. & Inf. Technol., Amirkabir Univ. of Technol., Tehran, Iran
fYear :
2004
fDate :
31 Aug.-3 Sept. 2004
Firstpage :
611
Lastpage :
614
Abstract :
This paper presents an area efficient, low-power and robust ACS unit for Viterbi decoder in two synchronous and asynchronous architectures. The asynchronous design is based upon quasi delay insensitive (QDI) timing model which leads to a robust and low power purpose and synchronous architecture uses a hybrid CMOS-pseudo NMOS technology to improve area and throughput factors. Some optimization techniques to reduce the power and area are applied to each design. The simulation results show the asynchronous design has the lowest power consumption with 6.65mW and hybrid CMOS has the lowest transistor counts with 759 in relative to other reported circuits.
Keywords :
CMOS logic circuits; Viterbi decoding; asynchronous circuits; circuit optimisation; logic design; low-power electronics; 6.65 mW; ACS units; QDI timing model; Viterbi decoder; add-compare-select units; asynchronous architectures; hybrid CMOS; hybrid CMOS-pseudo NMOS technology; power consumption; quasi delay insensitive; synchronous architectures; transistor counts; CMOS technology; Circuit simulation; Decoding; Delay; Design optimization; MOS devices; Robustness; Throughput; Timing; Viterbi algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design, 2004. DSD 2004. Euromicro Symposium on
Print_ISBN :
0-7695-2203-3
Type :
conf
DOI :
10.1109/DSD.2004.1333334
Filename :
1333334
Link To Document :
بازگشت