Title :
A static low-power, high-performance 32-bit carry skip adder
Author :
Chirca, Kai ; Schulte, Michael ; Glossner, John ; Wang, Haoran ; Mamidi, Suman ; Balzola, Pablo ; Vassiliadis, Stamatis
Author_Institution :
Sandbridge Technol. Inc., White Plains, NY, USA
fDate :
31 Aug.-3 Sept. 2004
Abstract :
In this paper, we present a full-static carry-skip adder designed to achieve low power dissipation and high-performance operation. To reduce the adder´s delay and power consumption, the adder is divided into variable-sized blocks that balance the inputs to the carry chain. The optimum block sizes for minimizing the critical path delay with complementary carry generation are achieved. Within blocks, highly optimized carry look-ahead logic, which computes block generate and block propagate signals, is used to further decrease delay. The adder architecture decreases power consumption by reducing the number of logic levels, glitches, and transistors. To achieve balanced delay, input bits are grouped unevenly in the carry chain. This grouping reduces active power by minimizing extraneous glitches and transitions. The adder has been implemented in 130nm CMOS technology. At 1.2V and 25C, typical performance is 1.086GHz and power dissipation normalized to 600 MHz operation is 0.786 mW.
Keywords :
CMOS logic circuits; adders; logic design; low-power electronics; 0.786 mW; 1.086 GHz; 1.2 V; 130 nm; 25 C; 32 bits; 32-bit carry skip adder; 600 MHz; CMOS technology; block generate signals; block propagate signals; carry chain; complementary carry generation; critical path delay; logic levels; optimized carry look-ahead logic; optimum block sizes; power consumption; variable-sized blocks; Added delay; Adders; CMOS logic circuits; CMOS technology; Digital arithmetic; Energy consumption; Mathematics; Power dissipation; Propagation delay; Signal generators;
Conference_Titel :
Digital System Design, 2004. DSD 2004. Euromicro Symposium on
Print_ISBN :
0-7695-2203-3
DOI :
10.1109/DSD.2004.1333335