DocumentCode :
3420997
Title :
Power dissipation challenges in multicore floating-point units
Author :
Liu, Wei ; Nannarelli, Alberto
Author_Institution :
Dept. of Inf. & Math. Modelling, Tech. Univ. of Denmark, Lyngby, Denmark
fYear :
2010
fDate :
7-9 July 2010
Firstpage :
257
Lastpage :
264
Abstract :
With increased densities on chips and the growing popularity of multicore processors and general-purpose graphics processing units (GPGPUs) power dissipation and energy consumption pose a serious challenge in the design of system-on-chips (SoCs) and a rise in costs for heat removal. In this work, we analyze the impact of power dissipation in floating-point (FP) units and we consider different alternatives in the implementation of FP-division that lead to substantial energy savings. We compare the implementation of division in a Fused Multiply-Add (FMA) unit based on the Newton-Raphson approximation algorithm to the implementation in a dedicated digit-recurrence unit. The results show a significant reduction of energy in a typical scientific application when the division digit-recurrence unit is used. In addition, we model the thermal behavior of the considered FP-units.
Keywords :
Clocks; Concurrent computing; Cooling; Costs; Energy consumption; Heat sinks; Multicore processing; Power dissipation; System-on-a-chip; Thermal management; division; floating-point; fused multiply-add; low power; thermal analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-specific Systems Architectures and Processors (ASAP), 2010 21st IEEE International Conference on
Conference_Location :
Rennes, France
ISSN :
2160-0511
Print_ISBN :
978-1-4244-6966-6
Electronic_ISBN :
2160-0511
Type :
conf
DOI :
10.1109/ASAP.2010.5540986
Filename :
5540986
Link To Document :
بازگشت