DocumentCode :
3421327
Title :
A ΣΔ modulator for low power energy meter application
Author :
Wei Lang ; Peiyuan Wan ; Pingfen Lin
Author_Institution :
Beijing Embedded Syst. Key Lab., Beijing Univ. of Technol., Beijing, China
fYear :
2012
fDate :
Oct. 29 2012-Nov. 1 2012
Firstpage :
1
Lastpage :
3
Abstract :
The design of a third-order single-bit discrete-time ΣΔ modulator for low-power energy meter application is presented. The modulator employs an input feed-forward topology in order to reduce internal signal swings, thus relaxes the linearity and slew rate requirements on amplifiers. A partially switched amplifier is utilized in the first integrators for low-power consumption. The circuits, simulated at the transistor level using a 0.13-μm CMOS process, obtains a peak SNDR of 99dB over an input signal bandwidth of 14-kHz. The simulated power consumption is 316μW with a 1.2-V supply voltage at a 3.584MHz sampling clock.
Keywords :
amplifiers; discrete time systems; feedforward; low-power electronics; power meters; sigma-delta modulation; CMOS process; bandwidth 14 kHz; discrete time ΣΔ modulator; feedforward topology; frequency 3.584 MHz; internal signal swings; low power energy meter; partially switched amplifier; power 316 muW; size 0.13 mum; slew rate; voltage 1.2 V; Bandwidth; Clocks; Dynamic range; Modulation; Power demand; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2012 IEEE 11th International Conference on
Conference_Location :
Xi´an
Print_ISBN :
978-1-4673-2474-8
Type :
conf
DOI :
10.1109/ICSICT.2012.6467893
Filename :
6467893
Link To Document :
بازگشت