DocumentCode :
3422139
Title :
PAT: state machine based approach to performance modeling for PowerPCTM microprocessors
Author :
Kumar, Avi ; Waldecker, Brian
Author_Institution :
Somerset Design Center, Motorola Inc., Austin, TX, USA
fYear :
1997
fDate :
5-7 Feb 1997
Firstpage :
277
Lastpage :
283
Abstract :
The PAT (Performance Analysis Timer) has been developed and is in use at the Somerset Design Center for the purpose of estimating performance of various processor designs. PAT is a state machine based approach to modeling processor architectures. Each stage in a processor pipeline is represented by a stage in PAT. The flow of instructions through these stages is governed by state machines specified for these stages. This approach allows rapid prototyping of the processor architecture without sacrificing the accuracy of the timer. PAT can be used for rough estimates of performance or detailed performance analysis. The accuracy of a model done using the PAT timer depends on the level of detail included by the modeler
Keywords :
finite state machines; microprocessor chips; performance evaluation; software prototyping; PAT; PowerPC microprocessors; performance analysis timer; performance modeling; processor architecture; processor architectures; rapid prototyping; rough estimates; state machine based approach; Analytical models; Discrete event simulation; Hardware; Measurement; Microprocessors; Performance analysis; Pipelines; Predictive models; Queueing analysis; Stochastic processes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Performance, Computing, and Communications Conference, 1997. IPCCC 1997., IEEE International
Conference_Location :
Phoenix, Tempe, AZ
Print_ISBN :
0-7803-3873-1
Type :
conf
DOI :
10.1109/PCCC.1997.581528
Filename :
581528
Link To Document :
بازگشت