DocumentCode :
3424738
Title :
Crack and damage evaluation in low-k BEoL stacks under chip package interaction aspects
Author :
Auersperg, J. ; Vogel, D. ; Lehr, M.U. ; Grillberger, M. ; Michel, B.
Author_Institution :
Fraunhofer ENAS, Chemnitz
fYear :
2009
fDate :
26-29 April 2009
Firstpage :
1
Lastpage :
6
Abstract :
The electronic industry drive for miniaturization and increasing functional integration forces the development of feature sizes down to the nanometer range. Moreover, harsh environmental conditions and new porous or nano-particle filled materials introduced on both chip and package level - low-k and ultra low-k ILD materials in back-end of line (BEoL) layers of advanced CMOS technologies, in particular - cause new challenges for reliability analysis and prediction. The authors show a combined numerical/experimental way and results towards optimized fracture resistance of those structures under chip package interaction aspects utilizing integral bulk and interface fracture concepts, VCCT and cohesive zone models in multi-scale and multi-failure modeling approaches with several kinds of imperfections. As important preconditions for high-quality simulations, nano-indentation AFM, FIB and EBSD provide the desired properties, while FIB-based trench techniques using deformation analyses by grayscale correlation and numerical simulations provide the intrinsic stresses especially of thin films in BEoL layers.
Keywords :
CMOS integrated circuits; chip scale packaging; cracks; electronics industry; fracture; integrated circuit reliability; nanoparticles; CMOS technologies; VCCT; back-end-of-line layers; bulk fracture concepts; chip package interaction aspects; cohesive zone models; crack evaluation; damage evaluation; electronic industry; fracture resistance; interface fracture concepts; low-k BEoL stacks; multi-failure modeling approaches; multi-scale modeling approaches; nano-particle filled materials; porous materials; reliability analysis; ultra low-k ILD materials; Analytical models; CMOS technology; Deformable models; Electronics industry; Electronics packaging; Gray-scale; Materials reliability; Nanostructured materials; Numerical simulation; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Thermal, Mechanical and Multi-Physics simulation and Experiments in Microelectronics and Microsystems, 2009. EuroSimE 2009. 10th International Conference on
Conference_Location :
Delft
Print_ISBN :
978-1-4244-4160-0
Electronic_ISBN :
978-1-4244-4161-7
Type :
conf
DOI :
10.1109/ESIME.2009.4938499
Filename :
4938499
Link To Document :
بازگشت