Title :
A coarse-grained FPGA architecture for reconfigurable baseband modulator/demodulator
Author :
Wu, Wei ; Chin, Shu-Shin ; Hong, Sangjin
Author_Institution :
Dept. of Electr. & Comput. Eng., State Univ. of New York, Stony Brook, NY, USA
Abstract :
This paper proposes a coarse-grained FPGA architecture that serves as a core for a reconfigurable baseband modulator/demodulator. It can be configured as either an FFT processor or FIR filters with multiple correlators, a key module for supporting OFDM, DSSS and FHSS systems. It allows for different sizes of FFT and FIR and for different numbers of correlators. By incorporating variable rate multipliers the architecture can handle a wide range of data rates at minimal power dissipation. Our architecture is compared with those based on commercial FPGA, low-power DSP and other hybrid structures. We show that our approach can achieve better performance and lower power consumption for the targeted applications.
Keywords :
FIR filters; OFDM modulation; correlators; demodulators; digital signal processing chips; field programmable gate arrays; modulators; power consumption; reconfigurable architectures; spread spectrum communication; DSP; DSSS; FFT processor; FHSS; FIR filters; OFDM; coarse-grained FPGA architecture; data rates; minimal power dissipation; multiple correlators; performance; power consumption; reconfigurable baseband modulator/demodulator; variable rate multipliers; Baseband; Correlators; Demodulation; Digital signal processing; Energy consumption; Field programmable gate arrays; Finite impulse response filter; OFDM modulation; Power dissipation; Spread spectrum communication;
Conference_Titel :
Signals, Systems and Computers, 2002. Conference Record of the Thirty-Sixth Asilomar Conference on
Conference_Location :
Pacific Grove, CA, USA
Print_ISBN :
0-7803-7576-9
DOI :
10.1109/ACSSC.2002.1197050