Title :
VLSI Implementation of fully pipelined multiplierless 2D DCT/IDCT architecture for JPEG
Author :
Subramanian, P. ; Reddy, A. Sagar Chaitanya
Author_Institution :
Syst. LSI Group, Samsung India Software Oper., Bangalore, India
Abstract :
The Discrete Cosine transform is widely used as the core of digital image compression. Discrete cosine transforms attempts to de-correlate the image data. After decor relation, each transform coefficient can be encoded independently without losing compression efficiency. In this paper we present VLSI Implementation of fully pipelined multiplierless architecture of 8 × 8 2D DCT/IDCT. This architecture is used as the core of JPEG compression hardware. The 2-D DCT calculation is made using the 2-D DCT separability property, such that the whole architecture is divided into two 1-D DCT calculations by using a transpose buffer. The architecture described to implement 1-D DCT is based on Binary-Lifted DCT. The 2-D DCT architecture achieves an operating frequency of 166 MHz. One input block of 8 × 8 samples each of 8 bits each is processed in 0.198μs. The pipeline latency of proposed architecture is 45 Clock cycles.
Keywords :
VLSI; codecs; data compression; discrete cosine transforms; image coding; inverse transforms; JPEG; VLSI; digital image compression; discrete cosine transform; frequency 166 MHz; fully pipelined 2D DCT/IDCT architecture; inverse discrete cosine transform; Computer architecture; Discrete cosine transforms; Hardware; Image coding; Pipelines; Transform coding; Binary DCT (binDCT); Compression; Discrete Cosine Transform (DCT); Inverse Discrete Cosine Transform (IDCT); Joint Photographic Expert Group (JPEG); Mean Square Error (MSE); Multiplierless; Performance; Pipeline; Two-Dimension (2-D) Quantization;
Conference_Titel :
Signal Processing (ICSP), 2010 IEEE 10th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-5897-4
DOI :
10.1109/ICOSP.2010.5657181