DocumentCode :
3429551
Title :
The bit-serial systolic back-projection engine (BSSBPE)
Author :
Bayford, Richard
Author_Institution :
Middlesex Polytech., London, UK
fYear :
1990
fDate :
5-7 Sep 1990
Firstpage :
43
Lastpage :
54
Abstract :
The author presents a machine designed with a two-phase approach. First, the selection of an efficient algorithm, based on the quality of the final image and on the computational efficiency, is undertaken. Second, the algorithm is realized in hardware which incorporates efficient array processing structures, with the aim of creating regular repeated structures. The design is based on the S.Y. Kung and C.E. Leiserson (1978) approach, although certain elements of the architecture deviate from a true systolic architecture. These include bidirectional communication, which allows other image processing operations to be performed. The bit-serial machine is designed to perform the image reconstruction operation known as back-projection. The machine offers significant speed improvement over the general-purpose pipeline architectures used at present
Keywords :
computerised picture processing; systolic arrays; array processing structures; back-projection; bidirectional communication; bit-serial machine; bit-serial systolic back-projection engine; computational efficiency; image processing operations; image reconstruction operation; regular repeated structures; speed improvement; Application software; Array signal processing; Bidirectional control; Computer architecture; Computer interfaces; Engines; Hardware; Image processing; Image reconstruction; Sensor arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application Specific Array Processors, 1990. Proceedings of the International Conference on
Conference_Location :
Princeton, NJ
Print_ISBN :
0-8186-9089-5
Type :
conf
DOI :
10.1109/ASAP.1990.145442
Filename :
145442
Link To Document :
بازگشت