DocumentCode
3429596
Title
High-speed domino logic design
Author
Sahari, S.K. ; Tiong, Colina P. ; Rajaee, N. ; Sapawi, R.
Author_Institution
Dept. of Electron. & Comput., Univ. Malaysia Sarawak, Malaysia
fYear
2005
fDate
20-21 Dec. 2005
Abstract
Optimized standard CMOS-domino logic to a low cost logic and high speed design is presented. This paper combines a footless dynamic circuit with a robust self-timed inverted clocking scheme, a serial transistor is removed and capacitances at the output node are reduced in the new structures. This can be highly upgrade the operation speed of the circuit with very low power dissipation. Parametric simulation in Microwind 2 shows that over 20% performances enhancement is achieved. However, there are always the tradeoffs in designing high speed CMOS circuit and certain design issues need to be catered. CMOS-domino logic has been believed to gain its popularity in application of desktop computer and mobile devices in near future.
Keywords
CMOS logic circuits; network synthesis; CMOS circuit; high-speed domino logic design; self-timed inverted clocking scheme; serial transistor; CMOS logic circuits; Capacitance; Circuit simulation; Clocks; Computational modeling; Cost function; Design optimization; Logic design; Power dissipation; Robustness;
fLanguage
English
Publisher
ieee
Conference_Titel
Applied Electromagnetics, 2005. APACE 2005. Asia-Pacific Conference on
Print_ISBN
0-7803-9431-3
Type
conf
DOI
10.1109/APACE.2005.1607825
Filename
1607825
Link To Document