DocumentCode
3430745
Title
Embedding pyramids in array processors with pipelined busses
Author
Guo, Zicheng ; Melhem, Rami G.
Author_Institution
Dept. of Electr. Eng. & Comput. Sci., Pittsburgh Univ., PA, USA
fYear
1990
fDate
5-7 Sep 1990
Firstpage
665
Lastpage
676
Abstract
The concept of pipelined buses for parallel architectures diverges from the conventional exclusive access buses and offers both possibilities and challenges for significantly improving the efficiency of interprocessor communications in parallel computers. The authors present an efficient embedding of pyramids in array processors with pipelined buses. The embedding has the property that all the neighboring nodes in the pyramid are mapped to the same bus. Thus, any two neighbors in the embedded pyramid can communicate with each other using a single bus cycle
Keywords
multiprocessor interconnection networks; parallel architectures; pipeline processing; array processors; bus cycle; embedding; interprocessor communications; neighboring nodes; parallel architectures; pipelined busses; pyramids; Computer architecture; Computer vision; Multiprocessing systems; Optical arrays; Optical coupling; Optical propagation; Optical pulses; Optical waveguides; Signal processing; Writing;
fLanguage
English
Publisher
ieee
Conference_Titel
Application Specific Array Processors, 1990. Proceedings of the International Conference on
Conference_Location
Princeton, NJ
Print_ISBN
0-8186-9089-5
Type
conf
DOI
10.1109/ASAP.1990.145501
Filename
145501
Link To Document