Title :
Analysis and avoidance of cross-talk in on-chip buses
Author :
Duan, Chunjie ; Tirumala, Anup ; Khatri, Sunil P.
Author_Institution :
Ericsson Wireless Commun., Boulder, CO, USA
Abstract :
We present techniques to analyze and alleviate cross-talk in on-chip buses. With rapidly shrinking process feature sizes, wire delay is becoming a large fraction of the overall delay of a circuit. Additionally, the increasing cross-coupling capacitances between wires on the same metal layer create a situation where the delay of a wire is strongly dependent on the electrical state of its neighboring wires. The delay of a wire can vary widely depending on whether its neighbors perform a like or unlike transition. This effect is acute for long on-chip buses. In this work, we classify cross-talk interactions between the wires of an on-chip bus. We present encoding techniques which can help a designer trade off cross-talk against area overhead. Our experimental results show that the proposed techniques result in reduced delay variation due to cross-talk. As a result, the overall delay of a bus actually decreases even after the use of the encoding scheme
Keywords :
VLSI; crosstalk; system buses; cross-talk; encoding scheme; on-chip buses; reduced delay variation; Capacitance; Chromium; Coupling circuits; Delay; Encoding; Fabrication; Logic; Switches; Very large scale integration; Wire;
Conference_Titel :
Hot Interconnects 9, 2001.
Conference_Location :
Stanford, CA
Print_ISBN :
0-7695-1357-3
DOI :
10.1109/HIS.2001.946705