Title :
Delay optimization of carry-skip adders and block carry-lookahead adders
Author :
Chan, Pak K. ; Schlag, Martine D F ; Thomborson, Clark D. ; Oklobdzija, Vojin G.
Author_Institution :
Dept. of Comput. Eng., California Univ., Santa Cruz, CA, USA
Abstract :
The worst-case carry propagation delays in carry-skip adders and block carry-lookahead adders depend on how the full adders are grouped structurally together into blocks as well as the number of levels. The authors report a multidimensional dynamic programming paradigm for configuring these two adders to attain minimum latency. Previous methods are applicable only to very limited delay models that do not guarantee a minimum latency configuration. Under the proposed delay model, critical path delay is calculated taking into account not only the intrinsic gate delays but also the fanin and fanout contributions
Keywords :
adders; digital arithmetic; dynamic programming; minimisation; block carry-lookahead adders; carry-skip adders; critical path delay; delay optimisation; fanin; fanout; gate delays; minimum latency; multidimensional dynamic programming; worst-case carry propagation delays; Algorithm design and analysis; Analytical models; Computer science; Delay effects; Delay lines; Dynamic programming; Multidimensional systems; Polynomials; Propagation delay; Runtime;
Conference_Titel :
Computer Arithmetic, 1991. Proceedings., 10th IEEE Symposium on
Conference_Location :
Grenoble
Print_ISBN :
0-8186-9151-4
DOI :
10.1109/ARITH.1991.145552