DocumentCode :
3432992
Title :
Test Pattern Generation Using Modulation by Haar Wavelets and Correlation for Sequential BIST
Author :
Devanathan, Suresh Kumar ; Bushnell, Michael L.
Author_Institution :
Dept. of ECE, Rutgers Univ., Piscataway, NJ
fYear :
2007
fDate :
Jan. 2007
Firstpage :
485
Lastpage :
491
Abstract :
We propose a sequential built-in self-test (BIST) hardware pattern generator using Haar wavelets, linear feedback shift registers (LFSRs), modulation, correlation and biasing hardware that produces higher fault efficiencies (FEs) than existing sequential BIST methods. We generate random bit sequences for primary inputs (PIs), which are modulated by Haar wavelets. Our correlator may substitute a highly-correlated PI bit stream for the actual bit stream for this PI. Finally, the bit stream is biased toward a particular probability of generating a 1 input before being fed to the PI. Results on ISCAS ´89 benchmarks show that this BIST method produces 96.77% FE for circuits without re-settable flip-flops, and 99.41% (upper-bound) FE, for those with resettable flip-flops. Upadhyayula and Bushnell (2002) only attained 81.4% FE. Our method is implemented in hardware as opposed to Giani et al. (2001) who have system-on-a-chip (SoC) implementations that require an on-board microprocessor and cannot perform at-speed test. Our hardware overhead is 9.01%, much less than Giani et al.´s method. Compared to Pomeranz and Reddy´s work (Pomeranz and Reddy, 1998), we achieved 95.69% FE, compared with 95.01% for them, and on the circuits where they presented results, we have 66.3% hardware overhead versus 234-1% for them
Keywords :
Haar transforms; automatic test pattern generation; built-in self test; correlation methods; logic testing; modulation; shift registers; 95.69 percent; 96.77 percent; 99.41 percent; Haar wavelets; SoC; biasing hardware; correlation technique; fault efficiency; hardware overhead; linear feedback shift registers; modulation technique; random bit sequences; resettable flip-flops; sequential BIST; sequential built-in self-test; system-on-a-chip; test pattern generation; Built-in self-test; Circuit faults; Correlators; Flip-flops; Hardware; Iron; Linear feedback shift registers; Microprocessors; System-on-a-chip; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2007. Held jointly with 6th International Conference on Embedded Systems., 20th International Conference on
Conference_Location :
Bangalore
ISSN :
1063-9667
Print_ISBN :
0-7695-2762-0
Type :
conf
DOI :
10.1109/VLSID.2007.155
Filename :
4092090
Link To Document :
بازگشت