Title :
Fault Models and Device Yield of a Large Population of Room Temperature Operation Single-Electron Transistors
Author :
Mazor, Daniel ; Bushnell, Michael L. ; Mulligan, David J. ; Blaikie, Richard J.
Author_Institution :
Dept. of ECE, Rutgers Univ., Piscataway, NJ
Abstract :
We improved Smith and Ahmed´s nanowire single-electron transistor (SET) to change its operating temperature from 4.2degK to room temperature. We made more than 1000 nanotechnology SETs on the fabrication line. We characterized their faults, the yield, the dependence of faults on the process, and the correlation between channel width and faults. We improved the SET process recipe. SETs are made on silicon-on-insulator (SOI) wafers using an e-beam lithography machine (the Raith 150) to create two L-shaped trenches in the Si; these are etched through to the SiO2 insulating layer using reactive ion etching (RIE). After process improvements, our yield was 24.3% working SETs, of which 79.4% had significant Coulomb oscillations at room temperature. Also, 20.6% of the SETs had stuck-open transistors, 50.7% had resistive bridges, and 4.4% had gross defects, from severe fabrication line contamination
Keywords :
electron beam lithography; fault diagnosis; nanowires; semiconductor device reliability; silicon-on-insulator; single electron transistors; sputter etching; 4.2 K; SiO2; device yield; e-beam lithography machine; fault models; insulating layer; nanotechnology; nanowire; reactive ion etching; silicon-on-insulator wafers; single-electron transistors; Bridges; Contamination; Etching; Fabrication; Insulation; Lithography; Nanotechnology; Silicon on insulator technology; Single electron transistors; Temperature;
Conference_Titel :
VLSI Design, 2007. Held jointly with 6th International Conference on Embedded Systems., 20th International Conference on
Conference_Location :
Bangalore
Print_ISBN :
0-7695-2762-0
DOI :
10.1109/VLSID.2007.183