Title :
Layout exploration of geometrically accurate arithmetic circuits
Author :
Subramaniyan, Kasyab P. ; Axelsson, Emil ; Larsson-Edefors, Per ; Sheeran, Mary
Author_Institution :
Dept. of Comput. Sci. & Eng., Chalmers Univ. of Technol., Gothenburg, Sweden
Abstract :
High-performance arithmetic circuits are critical to overall design performance and are therefore designed using full-custom design techniques. However, this is a time-consuming and error-prone task. We present a novel layout exploration methodology to design arithmetic circuits using standard-cell techniques, that retains competitive performance while allowing an almost custom-design kind of control over the layout. It uses an unconventional approach with a Haskell-based front-end in the Wired system, designed to produce logically and topologically accurate circuit descriptions and at the same time be parameterizable. Further, another overall goal of the system was to keep implementation time as low as possible. We demonstrate this methodology on HPM multipliers that exhibit a high degree of layout regularity.
Keywords :
circuit layout; network synthesis; Haskell-based front-end; custom design; error-prone task; geometrically accurate arithmetic circuits; layout exploration; layout regularity; time-consuming; wired system; Adders; Computer science; Delay; Digital arithmetic; Integrated circuit interconnections; LAN interconnection; Logic; Routing; Time division multiplexing; Wiring;
Conference_Titel :
Electronics, Circuits, and Systems, 2009. ICECS 2009. 16th IEEE International Conference on
Conference_Location :
Yasmine Hammamet
Print_ISBN :
978-1-4244-5090-9
Electronic_ISBN :
978-1-4244-5091-6
DOI :
10.1109/ICECS.2009.5410779