DocumentCode :
3433648
Title :
Impact of NBTI on FPGAs
Author :
Ramakrishnan, K.K. ; Suresh, Smitha ; Vijaykrishnan, N. ; Irwin, M.J. ; Vijay Degalahal
Author_Institution :
Microsyst. Design Lab., Pennsylvania State Univ., University Park, PA
fYear :
2007
fDate :
6-10 Jan. 2007
Firstpage :
717
Lastpage :
722
Abstract :
Device scaling such as reduced oxide thickness and high electric field has given rise to various reliability concerns. One such growing issue of concern is the degradation of PMOS devices due to negative bias temperature instability (NBTI). NBTI has detrimental effects on the threshold voltage of the PMOS transistor thereby leading to lower performance and noise degradation over time in digital systems. The degradation is measured as reduction in static noise margin (SNM) of SRAM cells in memories and as timing impact in digital circuits. In this work, a comprehensive analysis of the impact of NBTI on different components for current and future generation FPGAs was provided. Solutions based on the reversible nature of this phenomenon and the static probabilities at the gate of the PMOS devices in any system were also provided. An average of 53.2% of the lost SNM was recovered and improved the FIT rate by 2.48% for a X4VFX40 device by using the proposed method
Keywords :
circuit reliability; field programmable gate arrays; thermal stability; FPGA; NBTI; PMOS device degradation; X4VFX40; digital systems; negative bias temperature instability; static noise margin; Circuit noise; Degradation; Digital systems; Field programmable gate arrays; MOS devices; MOSFETs; Negative bias temperature instability; Niobium compounds; Threshold voltage; Titanium compounds;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2007. Held jointly with 6th International Conference on Embedded Systems., 20th International Conference on
Conference_Location :
Bangalore
ISSN :
1063-9667
Print_ISBN :
0-7695-2762-0
Type :
conf
DOI :
10.1109/VLSID.2007.91
Filename :
4092126
Link To Document :
بازگشت