Title :
Minimum equivalent subspanner algorithms for topology aggregation in ATM networks
Author_Institution :
Internet & Networking Group, Motorola Inc., Mansfield, MA, USA
Abstract :
In a hierarchical network, the process of summarizing and compressing topology information at each hierarchical level to determine the topology information to be advertised at the level above is referred to as topology aggregation. Specifically, a problem of topology aggregation is to encode a full mesh representation of a given topology with a compact auxiliary graph, such that it could be used to reconstruct the full mesh representation with little or no distortion. This paper presents some algorithms that can be used to determine, for a given topology, a minimum representation with no compromise on accuracy. The minimum representation can be used to characterize the amount of redundancy in the topology. The application of these algorithms to generate complex node representations for topology aggregation in ATM networks is discussed
Keywords :
asynchronous transfer mode; graph theory; minimisation; network topology; redundancy; ATM networks; compact auxiliary graph; complex node representations; encoding; hierarchical network; mesh representation; minimum equivalent subspanner algorithms; redundancy; topology aggregation; Asynchronous transfer mode; IP networks; Intelligent networks; Joining processes; Network topology; Peer to peer computing; Resource management; Routing protocols; Scalability; Switching systems;
Conference_Titel :
ATM, 1999. ICATM '99. 1999 2nd International Conference on
Conference_Location :
Colmar
Print_ISBN :
0-7803-5428-1
DOI :
10.1109/ICATM.1999.786823