DocumentCode :
3436330
Title :
Asynchronous logic for high variability nano-CMOS
Author :
Martin, Alain J.
Author_Institution :
California Inst. of Technol., Pasadena, CA, USA
fYear :
2009
fDate :
13-16 Dec. 2009
Firstpage :
69
Lastpage :
72
Abstract :
At the nanoscale level, parameter variations in fabricated devices cause extreme variability in delay. Delay variations are also the main issue in subthreshold operation. Consequently, asynchronous logic seems an ideal, and probably unavoidable choice, for the design of digital circuits in nano CMOS or other emerging technologies. This paper examines the robustness of one particular asynchronous logic: quasi-delay insensitive or QDI. We identify the three components of this logic that can be affected by extreme variability: staticizer, isochronic fork, and rings. We show that staticizers can be eliminated, and isochronic forks and rings can be made arbitrarily robust to timing variations.
Keywords :
CMOS integrated circuits; asynchronous circuits; delays; asynchronous logic; delay variations; high variability nano-CMOS; nanoscale level; parameter variations; quasi-delay insensitive; subthreshold operation; CMOS digital integrated circuits; CMOS logic circuits; CMOS technology; Delay; Digital circuits; Logic design; Logic devices; Nanoscale devices; Robustness; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits, and Systems, 2009. ICECS 2009. 16th IEEE International Conference on
Conference_Location :
Yasmine Hammamet
Print_ISBN :
978-1-4244-5090-9
Electronic_ISBN :
978-1-4244-5091-6
Type :
conf
DOI :
10.1109/ICECS.2009.5410925
Filename :
5410925
Link To Document :
بازگشت