DocumentCode :
3436676
Title :
A test interface for built-in test of non-isolated scanned cores
Author :
Porneranz, I. ; Reddy, Sudhakar M. ; Zorian, Yervant
Author_Institution :
Sch. of ECE, Purdue Univ., West Lafayette, IN, USA
fYear :
2003
fDate :
27 April-1 May 2003
Firstpage :
371
Lastpage :
376
Abstract :
We consider the problem of built-in test pattern generation for non-isolated scanned cores. When two such cores are interconnected, a block of combinational logic that spans both cores may be created. Our goal is to provide a solution for built-in testing of logic that spans multiple cores. Starting from a given test-pattern generator (TPG), we propose a design-for-testability approach to improve the fault coverage achieved by the TPG. This approach is based on designing the interfaces between pairs of cores such that they support the testing of both cores. The proposed approach does not require any modifications to the cores themselves. In a vast majority of the benchmark circuits considered, the proposed approach results in 100% fault coverage.
Keywords :
automatic test pattern generation; built-in self test; combinational circuits; design for testability; fault diagnosis; TPG; benchmark circuits; built-in test; combinational logic; design-for-testability approach; fault coverage; multiple cores; nonisolated scanned cores; test interface; test pattern generation; Benchmark testing; Built-in self-test; Circuit faults; Circuit testing; Cities and towns; Controllability; Integrated circuit interconnections; Logic testing; Observability; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2003. Proceedings. 21st
ISSN :
1093-0167
Print_ISBN :
0-7695-1924-5
Type :
conf
DOI :
10.1109/VTEST.2003.1197677
Filename :
1197677
Link To Document :
بازگشت