Title :
Design considerations for fast-settling two-stage Miller-compensated operational amplifiers
Author :
Amoroso, F.A. ; Pugliese, A. ; Cappuccino, G.
Author_Institution :
Dept. of Electron., Comput. Sci. & Syst., Univ. of Calabria, Rende, Italy
Abstract :
The settling behavior of two-stage Miller-compensated operational amplifiers (op-amps) is investigated in this paper. The analysis aims to evaluate the real effectiveness of conventional design approaches for the settling performances optimization when op-amps are used in common SC circuits. It is shown that the existing strategies are effective only for sufficiently large values of the load capacitance to be driven by the SC circuit. In typical situations in which this condition is not satisfied, the conventional design rules to fix the element of the op-amp compensation network may be inadequate to achieve fast-settling two-stage amplifiers. Design examples in a commercial 0.35-¿m CMOS technology demonstrate that a careful strategy for the sizing of the amplifier compensation network elements can result in a significant reduction of the op-amp settling time with respect to designs in which the conventional criterion is used.
Keywords :
CMOS integrated circuits; compensation; operational amplifiers; optimisation; switched capacitor networks; CMOS technology; Miller-compensated operational amplifiers; SC circuits; amplifier compensation network elements; conventional criterion; conventional design approaches; load capacitance; op-amp compensation network; settling behavior; settling performances optimization; size 0.35 mum; CMOS technology; Capacitance; Computer science; Design optimization; Feedback circuits; Minimization; Operational amplifiers; Performance evaluation; Poles and zeros; Transfer functions;
Conference_Titel :
Electronics, Circuits, and Systems, 2009. ICECS 2009. 16th IEEE International Conference on
Conference_Location :
Yasmine Hammamet
Print_ISBN :
978-1-4244-5090-9
Electronic_ISBN :
978-1-4244-5091-6
DOI :
10.1109/ICECS.2009.5410943