• DocumentCode
    3436766
  • Title

    Test synthesis for DC test of switched-capacitors circuits

  • Author

    Ihs, Hassan ; Dufaza, Christian

  • Author_Institution
    Lab. d´´Inf., Robotique et de Micro-electronique, Montpellier, France
  • fYear
    1997
  • fDate
    17-20 Mar 1997
  • Firstpage
    616
  • Abstract
    Built-In Self Test (BIST) consists of integrating totally or partially a Test Pattern Generator (TPG) and/or a Response Analyzer (RA) in the same chip with the Circuit Under Test (CUT). Generally, an efficient analog test requires the monitoring of several performances by applying different frequencies as test stimuli. For BIST application, the integration of a frequency TPG and RA can not be economically viable for most applications because of their corresponding area overhead and complexity. BIST techniques based on frequency analysis are very expensive for the silicon area. On the other hand, BIST solutions based on a DC test remain poor concerning the fault coverage. This is true if no Design For Testability (DFT) elements are used in conjunction with a DC BIST to eliminate this problem. Exactly, our approach consists of using some DFT means so as all defects of SC circuits become detectable in the DC domain. Then a DC stimulus as an existing voltage source Vdd, Gnd and Vss corresponds to a simple TPG while the RA is a small window comparator. Finally, the addition of these DFT elements allows to decrease considerably the DC BIST hardware and corresponds in fact to a tradeoff between BIST complexity and DFT resources. With this mixed BIST/DFT technique we obtain a comparable fault coverage than frequency based approaches and this for a lower hardware cost
  • Keywords
    built-in self test; circuit testing; design for testability; switched capacitor networks; DC test; built-in self test; circuit under test; defect detection; design for testability; fault coverage; hardware cost; response analyzer; silicon chip; switched-capacitor circuit; test pattern generator; test synthesis; Automatic testing; Built-in self-test; Circuit faults; Circuit synthesis; Circuit testing; Design for testability; Frequency; Hardware; Switched capacitor circuits; Test pattern generators;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    European Design and Test Conference, 1997. ED&TC 97. Proceedings
  • Conference_Location
    Paris
  • ISSN
    1066-1409
  • Print_ISBN
    0-8186-7786-4
  • Type

    conf

  • DOI
    10.1109/EDTC.1997.582429
  • Filename
    582429