DocumentCode :
3437209
Title :
A Design Approach for Compressor Based Approximate Multipliers
Author :
Maheshwari, N. ; Zhixi Yang ; Jie Han ; Lombardi, F.
Author_Institution :
Electr. & Electron. Eng., Birla Inst. of Technol. & Sci., Pilani, India
fYear :
2015
fDate :
3-7 Jan. 2015
Firstpage :
209
Lastpage :
214
Abstract :
Approximate computing is best suited for error resilient applications, such as signal processing and multimedia. Approximate computing reduces accuracy, but it still provides meaningful and faster results with usually lower power consumption, this is particularly attractive for arithmetic circuits. In this paper, a new design approach is proposed to exploit the partitions of partial products using recursive multiplication for compressor-based approximate multipliers. Four multiplier designs are proposed using 4:2 approximate compressors. Extensive simulation results show that the proposed designs achieve significant accuracy improvement together with power and delay reductions compared to previous approximate designs. An image processing application is also presented to show the efficiency of the proposed designs.
Keywords :
approximation theory; digital arithmetic; image processing; multiplying circuits; approximate computing; arithmetic circuits; compressor based approximate multiplier design; delay reduction; image processing application; power reduction; recursive multiplication; Accuracy; Adders; Delays; Image coding; PSNR; Approximate computing; compressor; multiplier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design (VLSID), 2015 28th International Conference on
Conference_Location :
Bangalore
ISSN :
1063-9667
Type :
conf
DOI :
10.1109/VLSID.2015.41
Filename :
7031734
Link To Document :
بازگشت