Title :
Current trends in high-level synthesis of asynchronous circuits
Author_Institution :
Dept. of Inf. & Math. Modelling, Tech. Univ. of Denmark, Lyngby, Denmark
Abstract :
This paper is a survey paper presenting what the author sees as two major and promising trends in the current research in CAD-tools and design-methods for asynchronous circuits. One branch of research builds on top of existing asynchronous CAD-tools that perform syntax directed translation, e.g. the Haste/TiDE tool from Handshake Solutions or the Balsa tool from the University of Manchester. The aims are to add high-level synthesis capabilities to these tools and to extend the tools such that a wider range of (higher speed) micro-architectures can be generated. Another branch of research takes a conventional synchronous circuit as the starting point, and then adds some form of handshake-based flow-control. One approach keeps the global clock and implements discrete-time asynchronous operation. Another approach substitutes the clocked registers by asynchronous handshake-registers, thus creating truly continuous-time asynchronous circuits that operate without a clock. The perspective here is that the substitution/conversion is done as the final step in an otherwise conventional synchronous design flow.
Keywords :
asynchronous circuits; circuit CAD; clocks; CAD-tools; Haste/TiDE tool; asynchronous circuits; discrete-time asynchronous operation; global clock; handshake-based flow-control; high-level synthesis capabilities; substitution/conversion; Asynchronous circuits; Buildings; Circuit synthesis; Clocks; High level synthesis; Integrated circuit interconnections; Large-scale systems; Registers; Tides; Voltage;
Conference_Titel :
Electronics, Circuits, and Systems, 2009. ICECS 2009. 16th IEEE International Conference on
Conference_Location :
Yasmine Hammamet
Print_ISBN :
978-1-4244-5090-9
Electronic_ISBN :
978-1-4244-5091-6
DOI :
10.1109/ICECS.2009.5411011