Title :
Reducing address bus transition for low power memory mapping
Author :
Panda, Preeti R. ; Dutt, Nikil D.
Author_Institution :
Dept. of Inf. & Comput. Sci., California Univ., Irvine, CA, USA
Abstract :
We present low power techniques for mapping arrays in behavioral specifications to physical memory, specifically for memory intensive behaviors that exhibit regularity in their memory access patterns. Our approach exploits this regularity in memory accesses by reducing the number of transitions on the memory address bus. We study the impact of different strategies for mapping arrays in behaviors to physical memory, on power dissipation during memory accesses. We describe a heuristic for selecting a memory mapping strategy to achieve low power, and present an evaluation of the architecture that implements the mapping techniques to study the transition count overhead. Experiments on several image processing benchmarks indicate power savings of upto 63% through reduced transition activity on the memory address bus
Keywords :
CMOS memory circuits; application specific integrated circuits; cellular arrays; integrated circuit design; storage allocation; ASIC; address bus transition; behavioral specifications; image processing benchmarks; memory access patterns; memory address bus; memory intensive behaviors; memory mapping; physical memory; regularity; transition activity; transition count overhead; CMOS logic circuits; Compression algorithms; Computer science; Decoding; Digital signal processing; Energy consumption; Image processing; Minimization; Power dissipation; Signal processing algorithms;
Conference_Titel :
European Design and Test Conference, 1996. ED&TC 96. Proceedings
Conference_Location :
Paris
Print_ISBN :
0-8186-7424-5
DOI :
10.1109/EDTC.1996.494129