Title :
Reliability issues and advanced failure analysis deprocessing techniques for copper/low-k technology
Author :
Wu, Huixian ; Cargo, James ; Peridier, Carl ; Serpiello, Joe
Author_Institution :
Product Anal. Lab., Agere Syst., Allentown, PA, USA
fDate :
30 March-4 April 2003
Abstract :
With technology continually scaling down, Cu/low-k technology has been introduced to reduce interconnect resistance, improve electromigration resistance and reduce cross talk effects. In this paper, we discuss new failure modes, reliability issues and failure analysis (FA) challenges for copper technology. Several FA deprocessing techniques are discussed: wet chemical etching, reactive ion etching (RIE), parallel polishing, chemical mechanical polishing (CMP) and a combination of these techniques. Specific details are given of RIE process characterization and optimization for several inter-level dielectrics to attain high etch selectivity, free of RIE grass. We find the combination of CMP and RIE deprocessing techniques works well in most situations for copper technologies. Cross-section analysis of copper devices is also discussed. The development of reproducible backside silicon sample preparation techniques has become increasingly important to accurately localize defects for Cu/low-k technology. Several backside sample preparation techniques are described including mechanical milling, RIE and wet chemical etching. Finally, some FA case studies of Cu/low-k devices are presented.
Keywords :
chemical mechanical polishing; copper; dielectric thin films; etching; failure analysis; integrated circuit interconnections; integrated circuit metallisation; integrated circuit reliability; polishing; specimen preparation; sputter etching; CMP; Cu; Cu/low-k technology; RIE process characterization; chemical mechanical polishing; cross talk effects; cross-section analysis; defect localization; electromigration resistance; etch selectivity; failure analysis deprocessing techniques; failure modes; inter-level dielectrics; interconnect resistance; mechanical milling; parallel polishing; reactive ion etching; reliability issues; reproducible backside silicon sample preparation techniques; wet chemical etching; Chemical technology; Copper; Dielectrics; Failure analysis; Integrated circuit interconnections; Integrated circuit reliability; Materials reliability; Milling; Silicon; Wet etching;
Conference_Titel :
Reliability Physics Symposium Proceedings, 2003. 41st Annual. 2003 IEEE International
Print_ISBN :
0-7803-7649-8
DOI :
10.1109/RELPHY.2003.1197805