DocumentCode :
3440643
Title :
The high level design of a chip for scientific computation
Author :
Fleurkens, Hans ; Tangelder, Ronald
Author_Institution :
Fac. of Electr. Eng., Eindhoven Univ. of Technol., Netherlands
fYear :
1991
fDate :
13-16 May 1991
Firstpage :
811
Lastpage :
815
Abstract :
An architecture and its high-level description of a chip suited for the exact calculation of inner products are discussed. A highly parallel implementation is developed using eight independent adder stations, which add products to two circular long accumulators. A dispatcher schedules each product to the best available station. To validate this architecture and to calculate its performance, a high-level description is created. This description is made with ESCHER +, a schematic entry tool with a built-in simulator. This tool can be used to interactively develop and simulate a high-level description. Animation is used to validate the communication between the different modules of the architecture. The resulting description showed its ability to be the basis for the further implementation of the chip
Keywords :
circuit CAD; digital arithmetic; multiplying circuits; ESCHER +; adder stations; animation; architecture; built-in simulator; circular long accumulators; dispatcher; high level design; high-level description; inner products; parallel implementation; performance; product scheduling; schematic entry tool; scientific computation chip; Animation; Clocks; Computer architecture; Electronic mail; Flip-flops; Roundoff errors; Shift registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
CompEuro '91. Advanced Computer Technology, Reliable Systems and Applications. 5th Annual European Computer Conference. Proceedings.
Conference_Location :
Bologna
Print_ISBN :
0-8186-2141-9
Type :
conf
DOI :
10.1109/CMPEUR.1991.257447
Filename :
257447
Link To Document :
بازگشت