DocumentCode
344104
Title
A hardware FPGA implementation of a 2D median filter using a novel rank adjustment technique
Author
Swenson, R.L. ; Dimond, K.R.
Author_Institution
Kent Univ., Canterbury, UK
Volume
1
fYear
1999
fDate
36342
Firstpage
103
Abstract
This paper presents the design and implementation on a field programmable gate array (FPGA) of a 2-D median filter, which is capable of obtaining a median value every clock cycle. The device is designed to operate in real-time with rates of over 80 megasamples per second on n-bit sample sequences. Also, the operation speed remains constant regardless of the size of the selected mask N
Keywords
field programmable gate arrays; 2D median filter; design; field programmable gate array; hardware FPGA implementation; implementation; mask; n-bit sample sequences; operation speed; rank adjustment technique; real-time;
fLanguage
English
Publisher
iet
Conference_Titel
Image Processing And Its Applications, 1999. Seventh International Conference on (Conf. Publ. No. 465)
Conference_Location
Manchester
ISSN
0537-9989
Print_ISBN
0-85296-717-9
Type
conf
DOI
10.1049/cp:19990290
Filename
791359
Link To Document