DocumentCode :
3441672
Title :
Flexible hardware architecture for AES cryptography algorithm
Author :
Alaoui-Ismaili, Z. ; Moussa, A. ; El Mourabit, A. ; Amechnoue, K.
Author_Institution :
Lab. LTI, Nat. Sch. of Appl. Sci. (ENSA), Tangier, Morocco
fYear :
2009
fDate :
2-4 April 2009
Firstpage :
438
Lastpage :
442
Abstract :
In the numeric communication, much devoted efforts are dedicated to improve security and safety of numeric transactions. Hardware implementation of cryptography algorithm, as the AES, is a good solution to preserve confidentiality and accessibility to the information. In this context, this paper proposes an optimal hardware implementation of AES algorithm. Taking advantages of dynamic partially reconfigurable of FPGA. Implementation result of the proposed architecture shows the interest of this new approach, and confirms the contribution of the reconfigurable FPGA for robust and optimal implementation.
Keywords :
cryptography; field programmable gate arrays; reconfigurable architectures; AES cryptography algorithm; FPGA; flexible hardware architecture; partially reconfigurable architecture; Arithmetic; Cryptography; Field programmable gate arrays; Galois fields; Hardware; Information security; Laboratories; NIST; National security; Safety; dynamic partially reconfigurable FPGA; physical implementation of AES;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multimedia Computing and Systems, 2009. ICMCS '09. International Conference on
Conference_Location :
Ouarzazate
Print_ISBN :
978-1-4244-3756-6
Electronic_ISBN :
978-1-4244-3757-3
Type :
conf
DOI :
10.1109/MMCS.2009.5256655
Filename :
5256655
Link To Document :
بازگشت