DocumentCode :
3443410
Title :
Using partial orders for trace theoretic verification of asynchronous circuits
Author :
Yoneda, Tomohiro ; Yoshikawa, Takashi
Author_Institution :
Dept. of Comput. Sci., Tokyo Inst. of Technol., Japan
fYear :
1996
fDate :
18-21 Mar 1996
Firstpage :
152
Lastpage :
163
Abstract :
In this paper, we propose a method to generate the reduced state spaces in which the trace theoretic verification method of asynchronous circuits works correctly and efficiently. The state space reduction is based on the stubborn set method and similar ideas, but they have been extended so that the conformance checking works correctly in the reduced state space. Our state reduction algorithm also guarantees that a kind of simple liveness properties are correctly checked. Some experimental results show the efficiency of the proposed method
Keywords :
asynchronous circuits; formal verification; logic design; state-space methods; asynchronous circuits; reduced state space; reduced state spaces; state space reduction; stubborn set method; trace theoretic verification; Asynchronous circuits; Boolean functions; Clocks; Computer science; Data structures; Delay estimation; Design methodology; Petri nets; Space technology; State-space methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Research in Asynchronous Circuits and Systems, 1996. Proceedings., Second International Symposium on
Conference_Location :
Fukushima
Print_ISBN :
0-8186-7298-6
Type :
conf
DOI :
10.1109/ASYNC.1996.494447
Filename :
494447
Link To Document :
بازگشت