Title :
A New and Efficient Algorithm for FPGA Routing
Author :
Liu, Zhan ; Yu, Zongguang ; Gu, Xiaofeng
Author_Institution :
Southern Yangtze Univ., Wuxi
Abstract :
In this paper, we propose a new and efficient hybrid Routing algorithm for FPGAs by integrating a Boolean satisfiability algorithm with geometric routing algorithm. It takes advantage of the rip-up-reroute capabilities of the conventional geometric routing algorithm and simultaneous net embedding characteristic of Boolean SAT-based FPGA routing. Experiment results show that compared with the corresponding pure geometric routing algorithm, the running time is dramatic reduced.
Keywords :
Boolean functions; computability; field programmable gate arrays; geometry; network routing; Boolean SAT-based FPGA routing; Boolean satisfiability algorithm; geometric routing algorithm; hybrid routing algorithm; rip-up-reroute capabilities; simultaneous net embedding characteristics; Field programmable gate arrays; Industrial electronics; Routing;
Conference_Titel :
Industrial Electronics and Applications, 2007. ICIEA 2007. 2nd IEEE Conference on
Conference_Location :
Harbin
Print_ISBN :
978-1-4244-0737-8
Electronic_ISBN :
978-1-4244-0737-8
DOI :
10.1109/ICIEA.2007.4318642