• DocumentCode
    3448562
  • Title

    Compensation of two-stage operational amplifiers for switched-capacitor applications

  • Author

    Schwoerer, Christoph ; Morche, Dominique ; Senn, Patrice

  • Author_Institution
    DTM/CET, CNET, Meylan, France
  • Volume
    3
  • fYear
    1999
  • fDate
    1999
  • Firstpage
    1535
  • Abstract
    Due to the decrease of power supply voltage in future CMOS technologies, two-stage amplifiers become an interesting alternative to cascoded single-stage architectures in switched-capacitor applications. The main handicap of two-stage amplifiers is their limited speed ability, which is critically dependent upon the compensation method used. Thus, we compare in this paper different compensation techniques. Techniques that allow one to cancel a pole by a zero seem particularly interesting. Therefore matching requirements for pole zero cancellation are investigated and the possibility of meeting them in switched-capacitor circuits is discussed
  • Keywords
    CMOS analogue integrated circuits; compensation; impedance matching; linear network analysis; low-power electronics; operational amplifiers; poles and zeros; switched capacitor networks; CMOS technologies; SC applications; compensation techniques; matching requirements; pole zero cancellation; power supply voltage reduction; switched-capacitor applications; two-stage op amps; two-stage operational amplifiers; CMOS technology; Capacitance; Energy consumption; Frequency; Operational amplifiers; Poles and zeros; Power supplies; Sampling methods; Switched capacitor circuits; Voltage;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electronics, Circuits and Systems, 1999. Proceedings of ICECS '99. The 6th IEEE International Conference on
  • Conference_Location
    Pafos
  • Print_ISBN
    0-7803-5682-9
  • Type

    conf

  • DOI
    10.1109/ICECS.1999.814463
  • Filename
    814463