DocumentCode
3449282
Title
Synthesis of low-power selectively-clocked systems from high-level specification
Author
Benini, L. ; Vuillod, P. ; De Micheli, G. ; Coelho, Claudionor
Author_Institution
Comput. Syst. Lab., Stanford Univ., CA, USA
fYear
1996
fDate
6-8 Nov 1996
Firstpage
57
Lastpage
63
Abstract
In this paper we propose a technique for synthesizing low-power systems from a high-level specification. We analyze the control flow of the specification to detect mutually exclusive sections of the computation. A selectively-clocked interconnection of interacting FSMs is automatically generated and optimized where each FSM controls the execution of one section of computation. Only one of the interacting FSMs is active at any given clock cycle, while all the others are idle and their clock is stopped. Our interacting FSM implementation achieves consistently lower power dissipation than the functionally equivalent monolithic implementation. On average 37% power savings are obtained with a 30% area overhead
Keywords
finite state machines; formal specification; high level synthesis; logic CAD; resource allocation; control flow; functionally equivalent monolithic implementation; high-level specification; interacting finite state machines; low-power selectively-clocked systems synthesis; mutually exclusive sections; Automatic control; Circuit synthesis; Clocks; Control system synthesis; Power dissipation; Power supplies; Processor scheduling; Resource management; Scheduling algorithm; Voltage;
fLanguage
English
Publisher
ieee
Conference_Titel
System Synthesis, 1996. Proceedings., 9th International Symposium on
Conference_Location
La Jolla, CA
ISSN
1080-1820
Print_ISBN
0-8186-7563-2
Type
conf
DOI
10.1109/ISSS.1996.565878
Filename
565878
Link To Document