Title :
Bus buffer modeling and optimization in video processing IP
Author :
Lee, Kun-Bin ; Lin, Chia-Hsing ; Jen, Chein-Wei
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
One important issue for IP-based (Intellectual Property) design is the bus and memory bandwidth budget for a set of IP cores and customized functional units plugging into on-chip bus. In this paper, we propose the bus buffer modeling and the buffer optimization procedure to make the buffer an analytical design. Due to applicability for IP integration, the proposed model has the features of parametrics and generality and is not restricted to some specific process rate or bus transactions. Also the optimization procedure is deterministic, not determined by real-case simulation. With the help of the proposed bus buffer generation algorithm, bus buffer attributes can be determined for implementation
Keywords :
buffer storage; industrial property; optimisation; video signal processing; IP cores; buffer optimization procedure; bus buffer attributes; bus buffer modeling; bus transactions; customized functional units; intellectual property; memory bandwidth; process rate; video processing IP; Bandwidth; Control systems; Councils; Decoding; Design engineering; Design optimization; Displays; Intellectual property; Pipelines; Plugs;
Conference_Titel :
Electronics, Circuits and Systems, 1999. Proceedings of ICECS '99. The 6th IEEE International Conference on
Conference_Location :
Pafos
Print_ISBN :
0-7803-5682-9
DOI :
10.1109/ICECS.1999.814546