DocumentCode :
3449708
Title :
A novel design concept for small-skew clock LSIs with the self-delay-adjustment
Author :
Itoh, Hiroyuki ; Masuda, Noboru ; Kawashima, Seiichi ; Fujita, Bun´ichi ; Ishii, Shuuichi ; Usami, Mitsuo
Author_Institution :
Hitachi Ltd., Tokyo, Japan
fYear :
1991
fDate :
9-10 Sep 1991
Firstpage :
130
Lastpage :
133
Abstract :
A novel concept for ±50-ps-skew clock distribution LSIs for use in large computers is presented. The keys for obtaining this are the separated distribution of the frequency and phase of the master clock, and the detailed design of self-phase-adjustment circuits. The basic idea of the method is described, with emphasis on design formulae for clock signal delay times. Bipolar clock LSIs have been designed and tested. A clock skew time of ±50 ps has been obtained with an adjustable phase range of 3.7 ns
Keywords :
bipolar integrated circuits; clocks; delays; digital integrated circuits; large scale integration; synchronisation; clock distribution; clock signal delay times; large computers; self-delay-adjustment; self-phase-adjustment circuits; small-skew clock LSIs; Circuit noise; Clocks; Delay; Frequency; Laboratories; Large scale integration; Phase noise; Power cables; Signal design; Working environment noise;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Bipolar Circuits and Technology Meeting, 1991., Proceedings of the 1991
Conference_Location :
Minneapolis, MN
Print_ISBN :
0-7803-0103-X
Type :
conf
DOI :
10.1109/BIPOL.1991.160970
Filename :
160970
Link To Document :
بازگشت