DocumentCode :
3449828
Title :
A comparison of high frequency cell designs for high voltage DMOSFETs
Author :
Thapar, Naresh ; Baliga, B.J.
Author_Institution :
Power Semicond. Res. Center, North Carolina State Univ., Raleigh, NC, USA
fYear :
1994
fDate :
31 May-3 Jun 1994
Firstpage :
131
Lastpage :
135
Abstract :
To reduce the conduction and switching losses in a MOSFET, it is desirable to reduce its specific on-resistance (Ron,sp) and the specific input capacitance (Cin,sp). In this paper, the Atomic Lattice Layout (ALL) and the Circular Layout (CL) are compared for a high frequency 400 V n-channel MOSFET with the goal of obtaining the lowest RonCin product. The terrace gate design on ALL, with 6000 Å field oxide under the terrace gate region resulted in a RonCin product of 603 Ω-pf which is nearly 4 times lower than the conventional DMOS design. It was also found to be superior to the same gate design on a CL. In the cell structure with a floating P+ diffusion, the gate-drain component (Cgd) of the input capacitance (Cin) was reduced by moving the floating P+ diffusion edge closer to the P-base edge at the expense of increasing the on-resistance. By studying the variation of the RonCin product as a function of the position of the floating P+ edge, lowest R onCin products of 452 Ω-pf and 360 Ω-pf were obtained for the ALL and CL, respectively. Although the RonCin product of this structure is smaller than the terraced gate structures, the specific on-resistance is larger (98 mΩ-cm2 vs 68 mΩ-cm2 for the ALL and 137 mΩ-cm2 vs 86 mΩ-cm2 for the CL), which implies an increase in the die area. It was shown through simulations that the specific on-resistance did not increase appreciably with a reduction in the gate bias from 10 V to 5 V. Hence operation at 5 V gate bias is recommended to reduce the gate switching losses, which increase as the square of the gate drive voltage
Keywords :
power MOSFET; 400 V; 5 V; atomic lattice layout; circular layout; die area; gate bias; gate switching losses; gate-drain component; high frequency cell designs; high voltage DMOSFETs; n-channel MOSFET; specific input capacitance; specific on-resistance; terrace gate design; Analytical models; Capacitance; Doping; Frequency; Lattices; MOSFET circuits; Power MOSFET; Power supplies; Switching loss; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Semiconductor Devices and ICs, 1994. ISPSD '94., Proceedings of the 6th International Symposium on
Conference_Location :
Davos
ISSN :
1063-6854
Print_ISBN :
0-7803-1494-8
Type :
conf
DOI :
10.1109/ISPSD.1994.583674
Filename :
583674
Link To Document :
بازگشت