• DocumentCode
    345113
  • Title

    V-SAT: a visual specification and analysis tool for system-on-chip exploration

  • Author

    Khare, Asheesh ; Savoiu, Nicolae ; Halambi, Ashok ; Grun, Peter ; Dutt, Nikil ; Nicolau, Alex

  • Author_Institution
    Center for Embedded Comput. Syst., California Univ., Irvine, CA, USA
  • Volume
    1
  • fYear
    1999
  • fDate
    1999
  • Firstpage
    196
  • Abstract
    We describe V-SAT, a tool for performing design space exploration of System-On-Chip (SOC) architectures. The key components of V-SAT include EXPRESSION, a language for specification of the architecture, SIMPRESS, a simulator generator for analysis/evaluation of the architecture, and the V-SAT GUl front-end for easy specification and detailed analysis. We give a brief overview of the components (EXPRESSION, SIMPRESS and GUI) and, using an example DLX architecture, demonstrate V-SAT´s usefulness in exploration for an embedded SOC codesign flow by specifying and evaluating several modifications to the pipeline structure of the processor. We believe that V-SAT provides a powerful environment, both for early design space exploration, as well as for the detailed design of SOC architectures
  • Keywords
    embedded systems; formal specification; hardware-software codesign; parallel architectures; EXPRESSION; GUl front-end; V-SAT; embedded SOC codesign flow; simulator generator; system-on-chip exploration; visual specification and analysis tool; Application software; Ear; Graphical user interfaces; Hardware; Logic; Random access memory; Software tools; Space technology; System-on-a-chip; Transistors;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    EUROMICRO Conference, 1999. Proceedings. 25th
  • Conference_Location
    Milan
  • ISSN
    1089-6503
  • Print_ISBN
    0-7695-0321-7
  • Type

    conf

  • DOI
    10.1109/EURMIC.1999.794466
  • Filename
    794466