DocumentCode :
3451314
Title :
Modeling of CGRA to Improve Power Efficiency for Computationally Intensive Application
Author :
Tehre, Vaishali ; Agrawal, Pulin ; Kshirsagar, R.V. ; Dorle, S.S.
Author_Institution :
GHRCE, Nagpur, India
fYear :
2013
fDate :
16-18 Dec. 2013
Firstpage :
123
Lastpage :
125
Abstract :
To achieve high computational efficiency by maintaining low power and area requirement is becoming vitally important task for many computationally intensive applications in mobile devices. Designing an architecture for such complex application on ASIC is the traditional method which gives good performance by sacrificing flexibility. The many researchers are trying to achieve both performance and flexibility by exploring CGRA architecture which is a alternative of FPGA. This paper present a coarse grained architecture model for implementing low power complex application.
Keywords :
application specific integrated circuits; field programmable gate arrays; mobile computing; mobile radio; power aware computing; software architecture; ASIC; CGRA architecture; FPGA; coarse grained architecture model; computationally intensive applications; low power complex application; mobile devices; power efficiency; Application specific integrated circuits; Computational efficiency; Computational modeling; Field programmable gate arrays; Power demand; Reconfigurable architectures; CGRA; processing element; FPGA; ASIC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Trends in Engineering and Technology (ICETET), 2013 6th International Conference on
Conference_Location :
Nagpur
Print_ISBN :
978-1-4799-2560-5
Type :
conf
DOI :
10.1109/ICETET.2013.71
Filename :
6754799
Link To Document :
بازگشت