DocumentCode
345136
Title
Executable specification for multimedia supporting refinement and architecture exploration
Author
Schneider, Claus
Author_Institution
Corp. Res., Infineon Technol., Munich, Germany
Volume
1
fYear
1999
fDate
1999
Firstpage
394
Abstract
A VHDL-based methodology for top-down design, starting from an executable specification, supporting refinement towards RTL is proposed for the multimedia domain. The methodology is demonstrated using an MPEG-2 video decoder. A key idea for writing an initial executable specification is to keep the modeling style as close as possible to thinking in the domain. The executable specification is refined by partitioning the initially sequential model into concurrent processes and by moving functionality between blocks. During partitioning, control-dominated parts are separated from data-intensive calculations to enable domain-specific refinement. Finally the timing is refined from the causal to the clock-related level to enable performance simulation
Keywords
decoding; formal specification; hardware description languages; multimedia systems; performance evaluation; timing; MPEG-2 video decoder; VHDL-based methodology; architecture exploration; data-intensive calculations; executable specification; multimedia supporting refinement; partitioning; performance simulation; timing; top-down design; Clocks; Data structures; Decoding; Electronic mail; Java; Logic; MPEG standards; Performance evaluation; Space exploration; Timing;
fLanguage
English
Publisher
ieee
Conference_Titel
EUROMICRO Conference, 1999. Proceedings. 25th
Conference_Location
Milan
ISSN
1089-6503
Print_ISBN
0-7695-0321-7
Type
conf
DOI
10.1109/EURMIC.1999.794498
Filename
794498
Link To Document