Title :
A fourth-order, low-pass, MASH ΔΣ modulator with CBSC technique in 0.18μm CMOS
Author :
Zamani, Mahdi ; Dousti, Massoud ; Taghizadeh, Mahmoud ; Abdollahi, Amir Hossein
Author_Institution :
Dept. of Electr. Eng., Islamic Azad Univ., Tehran, Iran
Abstract :
In this paper a new gain stage for comparator-based switched-capacitor circuits (CBSC) is presented. In contrast with the conventional structure the proposed structure utilizes an extra comparator to make a variable comparator threshold, in order to attenuating the overshoot at the end of the coarse phase. To verify the idea, we designed a 2-1-1 cascaded Multi- stage (MASH) ΔΣ modulator, based on the proposed architecture in a 0.18-μm 1P6M standard CMOS process. It achieves 76-dB signal-to noise-and-distortion ratio (SNDR) and 78-dB dynamic range (DR) at input 132.81 KHz. In addition it consumes 3.65mW from a 1.8-V power supply at 32MS/s (OSR=16).
Keywords :
CMOS analogue integrated circuits; comparators (circuits); switched capacitor networks; 1P6M standard CMOS process; 2-1-1 cascaded multistage ΔΣ modulator; CBSC technique; coarse phase; comparator-based switched-capacitor circuit; distortion ratio; fourth-order low-pass MASH ΔΣ modulator; power 3.65 mW; signal-to noise ratio; size 0.18 mum; variable comparator threshold; voltage 1.8 V; Accuracy; Capacitors; Charge transfer; Delay; Gain; Modulation; Switches; Common-mode feedback (CMFB); Comparator-based switched-capacitor (CBSC); Gain stage; MASH Delta-sigma (ΔΣ) modulator; Process variation;
Conference_Titel :
Electrical and Computer Engineering (CCECE), 2011 24th Canadian Conference on
Conference_Location :
Niagara Falls, ON
Print_ISBN :
978-1-4244-9788-1
Electronic_ISBN :
0840-7789
DOI :
10.1109/CCECE.2011.6030406